# SAN JOSÉ STATE UNIVERSITY CharlesW.DavidsonCollege of Engineering DEPARTMENT OF ELECTRICAL ENGINEERING

# EE271 – Advanced Digital System Design and Synthesis

# Fall 2017 FPGA Project Report

**Topic: Design and Implementation of traffic signal controller** 

| Name  | Deekshith Krishnegowda          | SJSU ID | 012417080     |
|-------|---------------------------------|---------|---------------|
|       | Rajesh Krishna Mundrpaddy       |         | 012184328     |
|       |                                 |         |               |
| Email | deekshithkrishnegowda@yahoo.com | Phone   | (669)281-9059 |
|       | rajeshkrishna093@gmail.com      |         | (669)281-9064 |

### **Executive Summary**

Designed, synthesized and checked proper functioning on spartan 6 series FPGA of two traffic signals separated by few meters. Synchronised the two signals such that the second signal works after 3 seconds and in the window of the first signal. Frequency divider logic was written to bring the frequency down from 100MHz to 1 Hz.

This is actual traffic signal found near 280N and 10th & 11th street in San Jose.

# I. GeneralProject Information

Table I.1: List of EDA Tools Used

| EDA Tool Name | Company | You Used it for   |
|---------------|---------|-------------------|
| Xilinx XST    | Xilinx  | Synthesis         |
| Xilinx Isim   | Xilinx  | Simulation & test |

Table I.2: Device and package details

| Device name               | Used with (EDA tool name) |
|---------------------------|---------------------------|
| Spartan 6 xc6slx9-2csg324 | Xilinx XST                |

**Table I.3**: List of Verilog Modules (both design and test modules)

| Ports                                   | Short Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clock_reset.                            | Finite state machine which controls the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                         | flow of output signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                         | · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <u> </u>                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| - 1                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| , = -                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| · · · · · · · · · · · · · · · · · · ·   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| . · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| . – – .                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| = /                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| · · · · · · · · · · · · · · · · · · ·   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| - 1                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                         | clock,reset, pedestrain_north_input, pedestrain_south_input, pedestrain_east_input, pedestrain_west_input, pedestrain_south_one_input, pedestrain_south_one_input, pedestrain_west_one_input, pedestrain_west_one_input, pedestrain_west_one_input, pedestrain_west_one_input, red_north, yellow_north, green_north, red_west, yellow_west, green_west, red_north_one, yellow_north_one, green_orth_one, yellow_east_one, yellow_east_one, pedestrain_south, pedestrain_south, pedestrain_south, pedestrain_east, pedestrain_south_one, pedestrain_south_one, pedestrain_south_one, pedestrain_east_one, pedestrain_south_one, pedestrain_west_one |

| Traffic contoller tb | clock,reset,                | Test bench to the FSM module |
|----------------------|-----------------------------|------------------------------|
|                      | pedestrain_north_input,     |                              |
|                      | pedestrain south input,     |                              |
|                      | pedestrain east input,      |                              |
|                      | pedestrain west input,      |                              |
|                      | pedestrain_north_one_input, |                              |
|                      | pedestrain_south_one_input, |                              |
|                      | pedestrain east one input,  |                              |
|                      | pedestrain_west_one_input,  |                              |
|                      | red north,                  |                              |
|                      | yellow_north,               |                              |
|                      | green_north,                |                              |
|                      | red_west,                   |                              |
|                      | yellow_west,                |                              |
|                      | green_west,                 |                              |
|                      | red_north_one,              |                              |
|                      | yellow_north_one,           |                              |
|                      | green_north_one,            |                              |
|                      | red_east_one,               |                              |
|                      | yellow_east_one,            |                              |
|                      | green_east_one,             |                              |
|                      | pedestrain_north,           |                              |
|                      | pedestrain_south,           |                              |
|                      | pedestrain_east,            |                              |
|                      | pedestrain_west,            |                              |
|                      | pedestrain_north_one,       |                              |
|                      | pedestrain_south_one,       |                              |
|                      | pedestrain_east_one,        |                              |
|                      | pedestrain_west_one         |                              |

### **II.** Implementation Overview



Figure II.1: Block Diagram of top



The north\_one\_signal acts in the window of north\_signal. After 3 seconds of green in north\_signal, the north\_one\_signal starts to work so that the traffic in the middle section is cleared.

Important things to be noticed here,

- Green in north signal goes first, then after 3 seconds green on north one signal appears
- Red in north\_one\_signal goes high and after few seconds later red in north\_signal goes high
- Pedestrian crossing works when corresponding red signal is on and when pedestrian input is available.
- The east one signal and west signal works simultaneously.

## III. RTL-Level(Pre-synthesis) Simulations/Tests



Figure III.1a:RTL simulation waveform that shows small part of simulation

### TESTBENCH SNIPPET

# IV. Conclusion

The working of four traffic signals as described above was successfully tested on Numato lab's Spartan 6 FPGA at 1Hz clock frequency .

# **Appendix A Completed Verilog Source Codes**

```
module traffic contoller(input clock, reset, pedestrain north input,
pedestrain south input, pedestrain east input, pedestrain west input,
                               pedestrain north one input,
pedestrain_south_one_input,pedestrain_east_one_input,pedestrain_west_one_inpu
t,
                  output reg red north, yellow north, green north,
                           red_west,yellow_west,green_west,
                           red north one, yellow north one, green north one,
                           red east one, yellow east one, green east one,
                  output reg
pedestrain north, pedestrain south, pedestrain east, pedestrain west,
pedestrain north one, pedestrain south one, pedestrain east one, pedestrain west
_one);
parameter state_north=1'b0,
       state west=1'b1;
reg ns,ps; //next state and present state
reg [3:0] count north, count west;
reg [2:0] count north one;/*count east one,count west one*/
reg temp;
reg [35:0] count;
reg clock 1hz;
always@(posedge clock)
begin
      if(reset)
     begin
           count<=0;clock 1hz<=0;</pre>
     end
     else
     begin
           if (count==(10**8)) begin
                 count <= 0;
                 clock 1hz<=!clock 1hz;</pre>
                       end
           else
                 count<=count+1;
     end
end
always@(posedge clock 1hz)
begin
      if (reset)
           count north<=0;count west<=0;</pre>
           count north one<=0;</pre>
           end
```

```
else if (count_north==15||count_west==15)
          begin
          count north<=0;count west<=0;</pre>
          end
/*
     else if(count north one==7)
          begin
          count north one<=0;count east one<=0;count west one<=0;</pre>
          end*/
     else
          begin
          case (ps)
          state north:
                          begin
                          count north<=count north+1'b1;</pre>
                          if(count north>=5 && count north<=12)
count north one<=count north one+1'b1;</pre>
                                       count north one<=0;</pre>
                     end
          state west: begin
                          count west<=count west+1'b1;</pre>
                     /*
                          if(count west>=5)
count_west_one<=count_west_one+1'b1;</pre>
                          else
                                      count west one<=0;*/</pre>
                     end
          endcase
          end
end
//////////present_state//////
always@(posedge clock 1hz)
begin
     if (reset)
          ps<=state north;
     else
     begin
          ps<=ns;
     end
end
always@(*)
begin
     case (ps)
     state north:if(count north==15) ns=state west;
              else ns=state north;
     state west: if(count west==15) ns=state north;
```

```
else ns=state_west;
      default: ns=state north;
      endcase
end
always@(posedge clock 1hz)
begin
      if(reset)
            begin
                        red north<=0;yellow north<=0;green north<=0;</pre>
                        red west<=0;yellow west<=0;green west<=0;</pre>
      red north one<=0;yellow north one<=0;green north one<=0;</pre>
                        red east one<=0;yellow east one<=0;green east one<=0;
      pedestrain north<=0;pedestrain south<=0;pedestrain east<=0;pedestrain w</pre>
est <= 0;
      pedestrain north one<=0;pedestrain south one<=0;pedestrain east one<=0;</pre>
pedestrain_west one<=0;</pre>
            end
      else
     begin
      case (ps)
            state_north:
            begin
                        temp \le 1 bz;
                red north<=1;red west<=1;</pre>
                yellow north<=0;yellow west<=0;</pre>
                green_north<=0;green west<=0;</pre>
                red north one<=1;yellow north one<=0;green north one<=0;</pre>
                red east one<=1;yellow east one<=0;green east one<=0;</pre>
                         if(count north>=0&&count north<=2)</pre>
                              begin
                              red north<=1;yellow north<=0;green north<=0;</pre>
      red north one<=1;yellow north one<=0;green north one<=0;</pre>
                              end
                         else
                              temp \le 1 bz;
                         if(count_north>=2&&count_north<=4)</pre>
                              begin
                              red_north<=0;yellow_north<=1;green north<=0;</pre>
                              end
                         else
                              temp<=1'bz;
                        if(count north>=4 && count north<=11)
                              begin
```

```
green_north<=1;yellow_north<=0;red_north<=0;</pre>
                                  end
                                  else
                                         temp \le 1 bz;
                           if(count north>=11 && count north<=13)
                                  green north<=0;yellow north<=1;red north<=0;</pre>
                           else
                                  temp<=1'bz;
                           if(count north>=13 && count_north<=15)</pre>
                                  begin
                                  yellow north<=0;red north<=1;green north<=0;</pre>
                                  red north one<=1;</pre>
                                  end
                           else
                                  temp \le 1 bz;
                           if(red west &&
(pedestrain west input | | pedestrain east input) && green north ) //pedestrain
crossing
                                  begin
                                  pedestrain west<=1;</pre>
                                  pedestrain east<=1;</pre>
                                    end
                           else
                                  begin
                                  pedestrain west<=0;</pre>
                                  pedestrain east<=0;</pre>
                                  end
                           if(red east one &&
(pedestrain west one input||pedestrain east one input) && green north one )
//pedestrain crossing
                                  begin
                                  pedestrain west one<=1;</pre>
                                  pedestrain east one<=1;</pre>
                                    end
                           else
                                  begin
                                  pedestrain west one<=0;</pre>
                                  pedestrain east one<=0;</pre>
                                  end
                           if(count_north>=5 && count_north<=12)</pre>
                           begin
                                  if(count_north_one>=0 && count_north_one<2)</pre>
                                         begin
       red north one<=0; yellow north one<=1; green north one<=0;
                                  else
                                           temp \le 1 bz;
```

```
if(count north one>=2 && count north one<5)</pre>
                                  begin
red north one<=0;yellow north one<=0;green north one<=1;</pre>
                                  end
                           else
                                  temp \le 1 bz;
                           if(count_north_one>=5 && count_north_one<7)</pre>
                                  begin
red north one<=0;yellow north one<=1;green north one<=0;</pre>
                                  end
                           else
                                  temp \le 1 bz;
                    end
                    else
                           temp<=1'bz;
      end
      state west:
      begin
       red north<=1;red west<=1;</pre>
       yellow north<=0;yellow west<=0;</pre>
       green_north<=0;green_west<=0;</pre>
       red_north_one<=1;yellow_north_one<=0;green_north_one<=0;</pre>
       red_east_one<=1;yellow_east_one<=0;green_east_one<=0;</pre>
                     if(count west>=0&&count west<=2)
                           begin
                           red west<=1;yellow west<=0;green west<=0;</pre>
red east one<=1;yellow east one<=0;green east one<=0;</pre>
                           end
                     else
                           temp<=1'bz;
                     if(count west>=2&&count west<=4)</pre>
                           begin
                           red west<=0;yellow west<=1;green west<=0;</pre>
red_east_one<=0;yellow_east_one<=1;green_east_one<=0;</pre>
                           end
                     else
                           temp<=1'bz;
                    if(count_west>=4 && count_west<=11)</pre>
                           green_west<=1;yellow_west<=0;red_west<=0;</pre>
red east one<=0;yellow east one<=0;green east one<=1;
                           end
                           else
                                  temp \le 1 bz;
```

```
if(count_west>=11 && count_west<=13)</pre>
                                  begin
                                  green_west<=0;yellow_west<=1;red west<=0;</pre>
      red east one<=0;yellow east one<=1;green east one<=0;</pre>
                           else
                                  temp \le 1 bz;
                           if(count_west>=13 && count_west<=15)</pre>
                                  begin
                                  yellow_west<=0;red_west<=1;green_west<=0;</pre>
      red_east_one<=1;yellow_east_one<=0;green_east_one<=0;</pre>
                                  end
                           else
                                  temp<=1'bz;
                           if(red north &&
(pedestrain north input||pedestrain south input) && green west)
      //pedestrain crossing
                                  begin
                                  pedestrain north<=1;</pre>
                                  pedestrain south<=1;</pre>
                                  end
                           else
                                  begin
                                  pedestrain north<=0;</pre>
                                  pedestrain south<=0;</pre>
                                  end
                    if(red_north_one &&
(pedestrain_north_one_input||pedestrain_south_one_input) && green_east_one)
      //pedestrain crossing
                                  begin
                                  pedestrain north one<=1;</pre>
                                  pedestrain south one<=1;</pre>
                                  end
                           else
                                  begin
                                  pedestrain north one<=0;</pre>
                                  pedestrain south one<=0;</pre>
                                  end
             end
      endcase
      end
end
endmodule
```

# Appendix B Reports EDA Tools

# 1.Synthesis Report

| * Synthesis Options Summary               |                           |   |  |  |  |
|-------------------------------------------|---------------------------|---|--|--|--|
| Source Parameters                         |                           | _ |  |  |  |
| Input File Name                           | : "traffic_contoller.prj" |   |  |  |  |
| Ignore Synthesis Constraint File          | : NO                      |   |  |  |  |
| Target Parameters                         |                           |   |  |  |  |
| Output File Name                          | : "traffic contoller"     |   |  |  |  |
| Output Format                             | : NGC                     |   |  |  |  |
| Target Device                             | : xc6s1x9-2-csg324        |   |  |  |  |
| Source Options                            |                           |   |  |  |  |
| Top Module Name                           | : traffic contoller       |   |  |  |  |
| Automatic FSM Extraction                  | : YES                     |   |  |  |  |
| FSM Encoding Algorithm                    | : Auto                    |   |  |  |  |
| Safe Implementation                       | : No                      |   |  |  |  |
| FSM Style                                 | : LUT                     |   |  |  |  |
| RAM Extraction                            | : Yes                     |   |  |  |  |
| RAM Style                                 | : Auto                    |   |  |  |  |
| ROM Extraction                            | : Yes                     |   |  |  |  |
| Shift Register Extraction                 | : YES                     |   |  |  |  |
| ROM Style                                 | : Auto                    |   |  |  |  |
| Resource Sharing                          | : YES                     |   |  |  |  |
| Asynchronous To Synchronous               | : NO                      |   |  |  |  |
| Shift Register Minimum Size Use DSP Block | : 2                       |   |  |  |  |
|                                           | : Auto                    |   |  |  |  |
| Automatic Register Balancing              | : No                      |   |  |  |  |
| Target Options                            |                           |   |  |  |  |
| LUT Combining                             | : Auto                    |   |  |  |  |
| Reduce Control Sets                       | : Auto                    |   |  |  |  |
| Add IO Buffers                            | : YES                     |   |  |  |  |
| Global Maximum Fanout                     | : 100000                  |   |  |  |  |
| Add Generic Clock Buffer (BUFG)           |                           |   |  |  |  |
| Register Duplication                      | : YES                     |   |  |  |  |
| Optimize Instantiated Primitives          |                           |   |  |  |  |
| Use Clock Enable                          | : Auto<br>: Auto          |   |  |  |  |
| Use Synchronous Set Use Synchronous Reset |                           |   |  |  |  |
| Pack IO Registers into IOBs               | : Auto<br>: Auto          |   |  |  |  |
| Equivalent register Removal               | : YES                     |   |  |  |  |
| -                                         |                           |   |  |  |  |
| General Options                           |                           |   |  |  |  |
| Optimization Goal                         | : Speed                   |   |  |  |  |
| Optimization Effort                       | : 1                       |   |  |  |  |
| Power Reduction                           | : NO                      |   |  |  |  |
| Keep Hierarchy                            | : No                      |   |  |  |  |

```
: As_Optimized
Netlist Hierarchy
                           : Yes
RTL Output
Global Optimization
                           : AllClockNets
Read Cores
                          : YES
Write Timing Constraints
                          : NO
Cross Clock Analysis
                          : NO
Hierarchy Separator
                          : /
Bus Delimiter
                           : <>
                          : Maintain
Case Specifier
Slice Utilization Ratio : 100
BRAM Utilization Ratio : 100
DSP48 Utilization Ratio : 100
Auto BRAM Packing
Slice Utilization Ratio Delta
______
______
                HDL Parsing
______
Analyzing Verilog file "C:\Users\Pc\Desktop\traffic controller FPGA\traffic
controller FPGA\FSM.v" into library work
Parsing module <traffic contoller>.
______
                     HDL Elaboration
______
Elaborating module <traffic contoller>.
WARNING: HDLCompiler: 1127 - "C:\Users\Pc\Desktop\traffic controller
FPGA\traffic controller FPGA\FSM.v" Line 107: Assignment to temp ignored,
since the identifier is never used
______
                    HDL Synthesis
______
Synthesizing Unit <traffic_contoller>.
  Related source file is "C:\Users\Pc\Desktop\traffic controller
FPGA\traffic controller FPGA\FSM.v".
      state north = 1'b0
      state_west = 1'b1
   Register <green east one> equivalent to <green west> has been removed
   Register <yellow east one> equivalent to <yellow west> has been removed
   Register <red east one> equivalent to <red west> has been removed
   Found 1-bit register for signal <clock 1hz>.
   Found 4-bit register for signal <count north>.
   Found 4-bit register for signal <count west>.
   Found 3-bit register for signal <count north one>.
   Found 1-bit register for signal <ps>.
   Found 1-bit register for signal <red north>.
   Found 1-bit register for signal <yellow north>.
   Found 1-bit register for signal <green north>.
   Found 1-bit register for signal <red west>.
   Found 1-bit register for signal <yellow west>.
   Found 1-bit register for signal <green west>.
```

```
Found 1-bit register for signal <red north one>.
    Found 1-bit register for signal <yellow north one>.
    Found 1-bit register for signal <green north one>.
    Found 1-bit register for signal <pedestrain north>.
    Found 1-bit register for signal <pedestrain south>.
    Found 1-bit register for signal <pedestrain east>.
    Found 1-bit register for signal <pedestrain west>.
    Found 1-bit register for signal <pedestrain north one>.
    Found 1-bit register for signal <pedestrain south one>.
    Found 1-bit register for signal <pedestrain east one>.
    Found 1-bit register for signal <pedestrain west one>.
    Found 36-bit register for signal <count>.
    Found 36-bit adder for signal <count[35] GND 1 o add 2 OUT> created at
    Found 4-bit adder for signal <count north[3] GND 1 o add 9 OUT> created
at line 59.
    Found 3-bit adder for signal <count north one[2] GND 1 o add 12 OUT>
created at line 61.
    Found 4-bit adder for signal <count west[3] GND 1 o add 14 OUT> created
at line 68.
    Found 4-bit comparator lessequal for signal <n0032> created at line 141
    Found 4-bit comparator lessequal for signal <n0034> created at line 141
    Found 4-bit comparator lessequal for signal <n0038> created at line 147
    Found 4-bit comparator lessequal for signal <n0040> created at line 147
    Found 4-bit comparator lessequal for signal <n0045> created at line 153
    Found 4-bit comparator lessequal for signal <n0047> created at line 153
    Found 4-bit comparator greater for signal <n0053> created at line 159
    Found 4-bit comparator lessequal for signal <n0064> created at line 193
    Found 4-bit comparator lessequal for signal <n0066> created at line 193
    Found 3-bit comparator greater for signal
<count_north_one[2]_GND_1_o_LessThan_42_o> created at line 195
    Found 3-bit comparator greater for signal
<count north one[2] PWR 1 o LessThan 44 o> created at line 202
    Found 3-bit comparator greater for signal
<count north one[2] PWR 1 o LessThan 46 o> created at line 209
    Found 4-bit comparator lessequal for signal <n0087> created at line 239
    Found 4-bit comparator lessequal for signal <n0089> created at line 239
    Found 4-bit comparator lessequal for signal <n0093> created at line 246
    Found 4-bit comparator lessequal for signal <n0095> created at line 246
    Found 4-bit comparator lessequal for signal <n0100> created at line 253
    Found 4-bit comparator lessequal for signal <n0102> created at line 253
    Found 4-bit comparator greater for signal <n0108> created at line 260
    Summary:
                 4 Adder/Subtractor(s).
       inferred
       inferred 66 D-type flip-flop(s).
       inferred 19 Comparator(s).
       inferred 25 Multiplexer(s).
Unit <traffic contoller> synthesized.
______
HDL Synthesis Report
Macro Statistics
# Adders/Subtractors
                                                     : 4
3-bit adder
                                                      : 1
 36-bit adder
                                                      : 1
 4-bit adder
                                                      : 2
```

| # Registers                | : | 23 |
|----------------------------|---|----|
| 1-bit register             | : | 19 |
| 3-bit register             | : | 1  |
| 36-bit register            | : | 1  |
| 4-bit register             | : | 2  |
| # Comparators              | : | 19 |
| 3-bit comparator greater   | : | 3  |
| 4-bit comparator greater   | : | 2  |
| 4-bit comparator lessequal | : | 14 |
| # Multiplexers             | : | 25 |
| 1-bit 2-to-1 multiplexer   | : | 25 |
|                            |   |    |

\_\_\_\_\_\_

\_\_\_\_\_

\* Advanced HDL Synthesis \*

Synthesizing (advanced) Unit <traffic contoller>.

The following registers are absorbed into counter <count>: 1 register on signal <count>.

The following registers are absorbed into counter <count\_north>: 1 register on signal <count north>.

The following registers are absorbed into counter <count\_west>: 1 register on signal <count west>.

The following registers are absorbed into counter <count\_north\_one>: 1 register on signal <count\_north\_one>.

Unit <traffic\_contoller> synthesized (advanced).

\_\_\_\_\_\_

### Advanced HDL Synthesis Report

#### Macro Statistics # Counters : 4 : 1 3-bit up counter 36-bit up counter : 1 4-bit up counter # Registers : 19 : 19 Flip-Flops # Comparators : 19 3-bit comparator greater : 3 : 2 4-bit comparator greater : 14 4-bit comparator lessequal # Multiplexers : 25 : 25 1-bit 2-to-1 multiplexer

### 2. Timing report

\_\_\_\_\_\_

Timing Report

NOTE: THESE TIMING NUMBERS ARE ONLY A SYNTHESIS ESTIMATE.

FOR ACCURATE TIMING INFORMATION PLEASE REFER TO THE TRACE REPORT

GENERATED AFTER PLACE-and-ROUTE.

Clock Information:

| Clock Signal      | Clock buffer(FF name) | +<br>  Load<br> | +- |
|-------------------|-----------------------|-----------------|----|
| clock_1hz   clock | BUFG<br>BUFGP         | 25<br>  28      |    |

Asynchronous Control Signals Information:

\_\_\_\_\_

No asynchronous control signals found in this design

Timing Summary: \_\_\_\_\_

Speed Grade: -2

Minimum period: 4.733ns (Maximum Frequency: 211.282MHz) Minimum input arrival time before clock: 5.107ns

Maximum output required time after clock: 4.240ns Maximum combinational path delay: No path found

Timing Details:

\_\_\_\_\_

All values displayed in nanoseconds (ns)

Timing constraint: Default period analysis for Clock 'clock 1hz'

Clock period: 4.733ns (frequency: 211.282MHz)

Total number of paths / destination ports: 227 / 53

\_\_\_\_\_

elay: 4.733ns (Levels of Logic = 2)
Source: ps (FF) Delay:

Source: ps (FF)
Destination: count\_north\_one\_1 (FF)
Source Clock: clock\_1hz rising Destination Clock: clock 1hz rising

Data Path: ps to count north one 1

| Cell:in->out          | -<br>fanout | - Gate<br>Delay | Net<br>Delay | Logical Name (Net Name)      |
|-----------------------|-------------|-----------------|--------------|------------------------------|
| FDR:C->Q              | 18          | 0.525           | 1.690        | ps (ps)                      |
| LUT6: 10->0           | 1           | 0.254           | 0.790        | Mcount_count_north_one_val_F |
| (N8)                  |             |                 |              |                              |
| LUT3:I1->O            | 3           | 0.250           | 0.765        | Mcount_count_north_one_val1  |
| (Mcount count north o | ne val)     |                 |              |                              |
| FDRE:R                | _           | 0.459           |              | count north one 0            |

-----

```
Total
                        4.733ns (1.488ns logic, 3.245ns route)
                               (31.4% logic, 68.6% route)
______
Timing constraint: Default period analysis for Clock 'clock'
 Clock period: 4.711ns (frequency: 212.269MHz)
 Total number of paths / destination ports: 1135 / 28
______
 Source: 4.711ns (Levels of Logic = 3)

Source: count_7 (FF)

Count_0 (FF)

Source Clock: clock rising
Delay:
 Destination Clock: clock rising
 Data Path: count_7 to count_0
                               Net
                        Gate
   Cell:in->out fanout Delay Delay Logical Name (Net Name)
   -----
   FD:C->Q 2 0.525 1.181 count_7 (count_7)
LUT6:I0->0 3 0.254 1.042
count[35]_GND_1_o_equal_2_o<35>4 (count[35]_GND_1_o_equal_2_o<35>3)
   LUT6:I2->0 14 0.254 1.127 Mcount count val361
(Mcount_count_val)
LUT2:I1->0
                    1 0.254 0.000 count_0_rstpot (count_0_rstpot)
   FD:D
                       0.074 count 0
   -----
                        4.711ns (1.361ns logic, 3.350ns route)
                               (28.9% logic, 71.1% route)
______
Timing constraint: Default OFFSET IN BEFORE for Clock 'clock 1hz'
 Total number of paths / destination ports: 36 / 29
 ffset: 5.107ns (Levels of Logic = 3)
Source: reset (PAD)
Offset:
 Source: reset (PAD)
Destination: count_north_one_1 (FF)
 Destination Clock: clock 1hz rising
 Data Path: reset to count north one 1
                       Gate
                               Net
   Cell:in->out fanout Delay Delay Logical Name (Net Name)
   (N8)
   LUT3:I1->0 3 0.250 0.765 Mcount count north one vall
(Mcount count north one val)
                       0.459 count north one 0
   Total
                        5.107ns (2.291ns logic, 2.816ns route)
                              (44.9% logic, 55.1% route)
Timing constraint: Default OFFSET IN BEFORE for Clock 'clock'
 Total number of paths / destination ports: 28 / 28
______
Offset:
                4.753ns (Levels of Logic = 3)
```

Source: reset (PAD)
Destination: count\_0 (FF) Destination Clock: clock rising

Data Path: reset to count 0

|     | Cell:in->out    | fanout | Gate<br>Delay | Net<br>Delay | Logical Name (Net Name)                    |
|-----|-----------------|--------|---------------|--------------|--------------------------------------------|
|     | IBUF: I->O      | 19     | 1.328         | 1.716        | reset IBUF (reset IBUF)                    |
|     | LUT6:10->0      | 14     | 0.254         | 1.127        | Mcount count val361                        |
| (Mc | ount count val) |        |               |              |                                            |
|     | LUT2:I1->O      | 1      | 0.254         | 0.000        | <pre>count 0 rstpot (count 0 rstpot)</pre> |
|     | FD:D            |        | 0.074         |              | count_0                                    |
|     |                 |        |               |              |                                            |
|     | Total           |        | 4.753ns       | (1.910)      | ns logic, 2.843ns route)                   |
|     |                 |        |               | (40.2%       | logic, 59.8% route)                        |

\_\_\_\_\_\_

Timing constraint: Default OFFSET OUT AFTER for Clock 'clock 1hz'

Total number of paths / destination ports: 20 / 20

\_\_\_\_\_\_

Offset:

ffset: 4.240ns (Levels of Logic = 1)
Source: red\_west (FF)
Destination: red\_west (PAD)
Source Clock: clock\_1hz rising

Data Path: red west to red west

| Cell:in->out          | fanout | Gate<br>Delay | Net<br>Delay | Logical Name (Net Name)                                          |
|-----------------------|--------|---------------|--------------|------------------------------------------------------------------|
| FDR:C->Q<br>OBUF:I->O | 4      | 0.525         | 0.803        | <pre>red_west (red_east_one_OBUF) red_west_OBUF (red_west)</pre> |
| Total                 |        | 4.240ns       | ,            | ns logic, 0.803ns route) logic, 18.9% route)                     |

\_\_\_\_\_\_

#### Cross Clock Domains Report: \_\_\_\_\_

```
Clock to Setup on destination clock clock
_____
      | Src:Rise| Src:Fall| Src:Rise| Src:Fall|
Source Clock | Dest:Rise|Dest:Fall|Dest:Fall|
_____
clock | 4.711| | |
-----
```

Clock to Setup on destination clock clock 1hz

| ,         | Src:Rise | Src:Fall<br> Dest:Rise | Src:Rise<br> Dest:Fall | +<br>  Src:Fall <br> Dest:Fall |
|-----------|----------|------------------------|------------------------|--------------------------------|
| clock_1hz | 4.733    | '                      |                        |                                |

### 3. Device Utilization summary

| Device Utilization Summary                                      |      |           |             |         |  |  |  |
|-----------------------------------------------------------------|------|-----------|-------------|---------|--|--|--|
| Slice Logic Utilization                                         | Used | Available | Utilization | Note(s) |  |  |  |
| Number of Slice Registers                                       | 53   | 11,440    | 1%          |         |  |  |  |
| Number used as Flip Flops                                       | 53   |           |             |         |  |  |  |
| Number used as Latches                                          | 0    |           |             |         |  |  |  |
| Number used as Latch-thrus                                      | 0    |           |             |         |  |  |  |
| Number used as AND/OR logics                                    | 0    |           |             |         |  |  |  |
| Number of Slice LUTs                                            | 88   | 5,720     | 1%          |         |  |  |  |
| Number used as logic                                            | 87   | 5,720     | 1%          |         |  |  |  |
| Number using O6 output only                                     | 53   |           |             |         |  |  |  |
| Number using O5 output only                                     | 25   |           |             |         |  |  |  |
| Number using O5 and O6                                          | 9    |           |             |         |  |  |  |
| Number used as ROM                                              | 0    |           |             |         |  |  |  |
| Number used as Memory                                           | 0    | 1,440     | 0%          |         |  |  |  |
| Number used exclusively as route-thrus                          | 1    |           |             |         |  |  |  |
| Number with same-slice register load                            | 0    |           |             |         |  |  |  |
| Number with same-slice carry load                               | 1    |           |             |         |  |  |  |
| Number with other load                                          | 0    |           |             |         |  |  |  |
| Number of occupied Slices                                       | 31   | 1,430     | 2%          |         |  |  |  |
| Number of MUXCYs used                                           | 28   | 2,860     | 1%          |         |  |  |  |
| Number of LUT Flip Flop pairs used                              | 88   |           |             |         |  |  |  |
| Number with an unused Flip Flop                                 | 41   | 88        | 46%         |         |  |  |  |
| Number with an unused LUT                                       | 0    | 88        | 0%          |         |  |  |  |
| Number of fully used LUT-FF pairs                               | 47   | 88        | 53%         |         |  |  |  |
| Number of unique control sets                                   | 9    |           |             |         |  |  |  |
| Number of slice register sites lost to control set restrictions | 43   | 11,440    | 1%          |         |  |  |  |
| Number of bonded <u>IOBs</u>                                    | 30   | 200       | 15%         |         |  |  |  |
| Number of LOCed IOBs                                            | 8    | 30        | 26%         |         |  |  |  |
| Number of RAMB16BWERs                                           | 0    | 32        | 0%          |         |  |  |  |

| Number of RAMB8BWERs                  | 0    | 64  | 0%  |  |
|---------------------------------------|------|-----|-----|--|
| Number of BUFIO2/BUFIO2_2CLKs         | 0    | 32  | 0%  |  |
| Number of BUFIO2FB/BUFIO2FB_2CLKs     | 0    | 32  | 0%  |  |
| Number of BUFG/BUFGMUXs               | 2    | 16  | 12% |  |
| Number used as BUFGs                  | 2    |     |     |  |
| Number used as BUFGMUX                | 0    |     |     |  |
| Number of DCM/DCM_CLKGENs             | 0    | 4   | 0%  |  |
| Number of ILOGIC2/ISERDES2s           | 0    | 200 | 0%  |  |
| Number of IODELAY2/IODRP2/IODRP2_MCBs | 0    | 200 | 0%  |  |
| Number of OLOGIC2/OSERDES2s           | 0    | 200 | 0%  |  |
| Number of BSCANs                      | 0    | 4   | 0%  |  |
| Number of BUFHs                       | 0    | 128 | 0%  |  |
| Number of BUFPLLs                     | 0    | 8   | 0%  |  |
| Number of BUFPLL_MCBs                 | 0    | 4   | 0%  |  |
| Number of DSP48A1s                    | 0    | 16  | 0%  |  |
| Number of ICAPs                       | 0    | 1   | 0%  |  |
| Number of MCBs                        | 0    | 2   | 0%  |  |
| Number of PCILOGICSEs                 | 0    | 2   | 0%  |  |
| Number of PLL_ADVs                    | 0    | 2   | 0%  |  |
| Number of PMVs                        | 0    | 1   | 0%  |  |
| Number of STARTUPs                    | 0    | 1   | 0%  |  |
| Number of SUSPEND_SYNCs               | 0    | 1   | 0%  |  |
| Average Fanout of Non-Clock Nets      | 2.60 |     |     |  |